


default search action
"An energy efficient 32nm 20 MB L3 cache for Intel® ..."
Min Huang et al. (2012)
- Min Huang, Moty Mehalel, Ramesh Arvapalli, Songnian He:
An energy efficient 32nm 20 MB L3 cache for Intel® Xeon® processor E5 family. CICC 2012: 1-4

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.