Abstract
Research in the areas of analog circuit fault simulation and test generation has not achieved the same degree of success as its digital counterpart owing to the difficulty in modeling the more complex analog behavior. This article presents a novel approach to this problem by mapping the good and faulty circuits to thediscrete Z-domain. An efficient fault simulation is then performed on this discretized circuit for the given input test wave form. This simulator provides an order of magnitude speedup over traditional circuit simulators. An efficient fault simulator and the formulation of analog fault models opens up the ground for analog automatic test generation.
Similar content being viewed by others
References
M. Renovell, G. Cambon, and D. Auvergne, “FSPICE: a tool for fault modeling in MOS circuits,INTEGRATION, VLSI J., Vol. 3, pp. 245–255, 1985.
I. Getreu, “Behavioral modeling of analog blocks using the SABER simulator,” inProc. MWCAS, pp. 977–980, 1989.
J. Singh and R. Saleh, “iMACSIM: a program for multi-level analog circuit simulation,” inProc. ICCAD, pp. 16–19, 1991.
D.K. Shirachi, “Codec testing using synchronized analog and digital signals, inproc. IEEE Int. Test Conf., pp. 447–454, 1984.
M.J. Marlett and J.A. Abraham, “DC-IATP: an iterative analog circuit test generation program for generating DC single pattern tests,” inProc. IEEE Int. Test Conf., pp. 839–845, 1988.
M. Soma, “A design-for-test methodology for active analog filters,” inProc. IEEE Int. Test Conf., pp. 183–192, 1990.
N. Nagi and J.A. Abraham, “Hierarchical fault modeling for analog and mixed-signal circuits,” inProc. IEEE VLSI Test Symp. pp. 96–101, 1992.
M. E. Van Valkenburg,Analog Filter Design, Holt, Rinehart and Winston: New York, 1982.
Seshu, Balabanian,Linear Network Analysis, Wiley: New York, 1959.
A. Chatterjee, “Concurrent error detection in linear analog and switched-capacitor state variable systems using continuous checksums,” inProc. IEEE Int. Test Conf., pp. 582–591, 1991.
a. Chatterjee, “Checksum-based concurrent error detection in linear analog systems with second and higher orders, in “Proc. IEEE VLSI Test Symp., pp. 286–291, 1992.
L. Milor and V. Visvanathan, “Detection of catastrophic faults in analog integrated circuits,”IEEE Trans. Computer-Aided Design, pp. 114–130, 1989.
J.P. Shen, W. Maly, and F.J. Ferguson, “Inductive fault analysis of MOS integrated circuits,”IEEE Design Test, Vol. 2, pp. 13–26, 1985.
M. Soma, “Probabilistic measures of fault equivalence in mixedsignal circuits,” inProc. IEEE VLSI Test Symp., pp. 67–70, 1991.
L.T. Pillage and R.A. Rohrer, “Asymptotic waveform evaluation for timing analysis,”IEEE Trans. Computer-Aided Design, Vol. 9, pp. 352–366, 1990.
Author information
Authors and Affiliations
Rights and permissions
About this article
Cite this article
Nagi, N., Chatterjee, A. & Abraham, J.A. Fault simulation of linear analog circuits. J Electron Test 4, 345–360 (1993). https://doi.org/10.1007/BF00972159
Received:
Revised:
Issue Date:
DOI: https://doi.org/10.1007/BF00972159