DDR1 Sdram 2.5V - 200P - Sodimm
DDR1 Sdram 2.5V - 200P - Sodimm
Features
Notes: 1. The values of tRCD and tRP for -335 modules show 18ns to align with industry specifications;
actual DDR SDRAM device specifications are 15ns.
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 1 ©2003 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Features
Table 2: Addressing
Notes: 1. The data sheets for the base devices can be found on Micron’s Web site.
2. All part numbers end with a two-place code (not shown) that designates component and
PCB revisions. Consult factory for current revision codes. Example: MT4VDDT3264HY-40BF2.
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 2 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Pin Assignments and Descriptions
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 3 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Pin Assignments and Descriptions
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 4 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Pin Assignments and Descriptions
S0#
CS# CS#
DQS0 UDQS
DQS4 UDQS
DM0 UDM DM4 UDM
DQ0 DQ32 DQ
DQ
DQ1 DQ33 DQ
DQ
DQ2 DQ34 DQ
DQ
DQ3 DQ35 DQ
DQ
DQ4 DQ36 DQ
DQ
DQ5 DQ37 DQ
DQ
DQ6 DQ38 DQ
DQ
DQ7 DQ U1 DQ39 DQ U4
DQS1 LDQS
DQS5 LDQS
DM1 LDM DM5 LDM
DQ8 DQ DQ40 DQ
DQ9 DQ DQ41 DQ
DQ10 DQ DQ42 DQ
DQ11 DQ DQ43 DQ
DQ12 DQ DQ44 DQ
DQ13 DQ DQ45 DQ
DQ14 DQ DQ46 DQ
DQ15 DQ DQ47 DQ
CK0 CK1
DDR SDRAM U1, U2 DDR SDRAM U4, U5
CK0# CK1#
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 5 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
General Description
General Description
The MT4VDDT1664H and MT4VDDT3264H are high-speed, CMOS dynamic random
access 128MB and 256MB memory modules organized in a x64 configuration. These
modules use DDR SDRAM devices with four internal banks.
DDR SDRAM modules use a double data rate architecture to achieve high-speed opera-
tion. The double data rate architecture is essentially a 2n-prefetch architecture with an
interface designed to transfer two data words per clock cycle at the I/O pins. A single
read or write access for DDR SDRAM modules effectively consists of a single
2n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and two corre-
sponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally, along with data, for use in
data capture at the receiver. DQS is an intermittent strobe transmitted by the DDR
SDRAM during READs and by the memory controller during WRITEs. DQS is edge-
aligned with data for READs and center-aligned with data for WRITEs.
DDR SDRAM modules operate from differential clock inputs (CK and CK#); the crossing
of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK.
Control, command, and address signals are registered at every positive edge of CK. Input
data is registered on both edges of DQS, and output data is referenced to both edges of
DQS, as well as to both edges of CK.
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 6 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Electrical Specifications
Electrical Specifications
Stresses greater than those listed in Table 7 may cause permanent damage to the
module. This is a stress rating only, and functional operation of the module at these or
any other conditions above those indicated in each device’s data sheet is not implied.
Exposure to absolute maximum rating conditions for extended periods may adversely
affect reliability.
Notes: 1. For further information, refer to technical note TN-00-08: “Thermal Applications,” available
on Micron’s Web site.
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 7 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Electrical Specifications
Design Considerations
Simulations
Micron memory modules are designed to optimize signal integrity through carefully
designed terminations, controlled board impedances, routing topologies, trace length
matching, and decoupling. However, good signal integrity starts at the system level.
Micron encourages designers to simulate the signal characteristics of the system’s
memory bus to ensure adequate signal integrity of the entire memory system.
Power
Operating voltages are specified at the DRAM, not at the edge connector of the module.
Designers must account for any system voltage drops at anticipated power levels to
ensure the required supply voltage is maintained.
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 8 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Idd Specifications
Idd Specifications
Table 9: Idd Specifications and Conditions – 128MB (Die Revision K)
Values are for the MT46V16M16 DDR SDRAM only and are computed from values specified in the
256Mb (16 Meg x 16) component data sheet
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 9 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Idd Specifications
Table 10: Idd Specifications and Conditions – 128MB (All Other Die Revisions)
Values are for the MT46V16M16 DDR SDRAM only and are computed from values specified in the
256Mb (16 Meg x 16) component data sheet
-26A/
Parameter/Condition Symbol -40B -335 -265 Units
Operating one bank active-precharge current: Idd0 540 500 480 mA
t
RC = tRC (MIN); tCK = tCK (MIN); DQ, DM, and DQS inputs changing
once per clock cycle; Address and control inputs changing once
every two clock cycles
Operating one bank active-read-precharge current: Idd1 740 720 620 mA
BL = 4; tRC = tRC (MIN); tCK = tCK (MIN); Iout= 0mA; Address and
control inputs changing once per clock cycle
Precharge power-down standby current: All device banks idle; Idd2P 16 16 16 mA
Power-down mode; tCK = tCK (MIN); CKE = (LOW)
Idle standby current: CS# = HIGH; All device banks idle; Idd2F 240 200 180 mA
tCK = tCK (MIN); CKE = HIGH; Address and other control inputs
changing once per clock cycle; Vin = Vref for DQ, DM, and DQS
Active power-down standby current: One device bank active; Idd3P 160 120 100/ mA
Power-down mode; tCK = tCK (MIN); CKE = LOW 120
Active standby current: CS# = HIGH; CKE = HIGH; One device Idd3N 280 240 200 mA
bank; tRC = tRAS (MAX); tCK = tCK (MIN); DQ, DM, and DQS inputs
changing twice per clock cycle; Address and other control inputs
changing once per clock cycle
Operating burst read current: BL = 2; Continuous burst reads; Idd4R 1040 880 740 mA
One device bank active; Address and control inputs changing once
per clock cycle; tCK = tCK (MIN); Iout = 0mA
Operating burst write current: BL = 2; Continuous burst writes; Idd4W 860 780 640 mA
One device bank active; Address and control inputs changing once
per clock cycle; tCK = tCK (MIN); DQ, DM, and DQS inputs changing
twice per clock cycle
tRFC = tRFC (MIN) Idd5 1040 1020 940/ mA
Auto refresh current
980
tRFC
= 7.8125µs Idd5A 24 24 24 mA
Self refresh current: CKE ≤ 0.2V Idd6 16 16 16 mA
Operating bank interleave read current: Four device bank Idd7 2046 1760 1520/ mA
interleaving (BL = 4) with auto precharge; tRC = tRC (MIN); tCK = tCK 1600
(MIN); Address and control inputs change only during active READ
or WRITE commands
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 10 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Idd Specifications
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 11 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Serial Presence-Detect
Serial Presence-Detect
Table 12: Serial Presence-Detect EEPROM DC Operating Conditions
Notes: 1. To avoid spurious start and stop conditions, a minimum delay is placed between SCL = 1 and
the falling or rising edge of SDA.
2. This parameter is sampled.
3. For a restart condition or following a WRITE cycle.
4. The SPD EEPROM WRITE cycle time (tWRC) is the time from a valid stop condition of a write
sequence to the end of the EEPROM internal ERASE/PROGRAM cycle. During the WRITE
cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resis-
tance, and the EEPROM does not respond to its slave address.
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 12 ©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Module Dimensions
Module Dimensions
Figure 3: 200-Pin SODIMM
Front view
2.45 (0.097)
67.75 (2.667) MAX
67.45 (2.656)
2.00 (0.078) R
(2X)
U1 U2 U4 U5
1.80 (0.071) U3 31.9 (1.256)
31.6 (1.244)
(2X)
20.0 (0.787)
TYP
6.0 (0.236)
TYP
1.1 (0.043)
2.0 (0.079) 0.9 (0.035)
1.0 (0.039) 0.46 (0.018) 0.61 (0.024)
TYP TYP Pin 199
TYP TYP
Pin 1
63.6 (2.504)
TYP
Back view
Notes: 1. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted.
2. The dimensional diagram is for reference only. Refer to the JEDEC MO document for com-
plete design dimensions.
PDF: 09005aef837131bb/Source: 09005aef8086ea0b Micron Technology, Inc., reserves the right to change products or specifications without notice.
dd4c16_32x64h.fm - Rev. E 10/08 EN 13 ©2003 Micron Technology, Inc. All rights reserved.