VLSI 100 Questions
VLSI 100 Questions
f) VDD
23. Design a BiCMOS circuit that has VOH=VDD and VOL=0V by keeping the basic structure
discussed , but modifying the output circuit.
24. Two series-connected pFETs have a common capacitance of 48 pF. The transistors have p=
2501.8 A/V2 and VDD-|VTp| = 2.65 V. The transistors are used in both a standard AOI XOR
circuit and a mirror-type circuit., with a total output capacitances of C out= 175fF at the output
node. Find the values of tLH for both designs.
25. Consider a CMOS process that is characterized by VDD=5V,VTh=0.7V, VTp= -0.85V, K’n = 120
2 2
, K’p = 55 . A pseudo-nMOS inverter is designed using an NFET aspect ratio of
4.Find the pFET aspect ratio needed to achieve VOL=0.3V. Suppose that we select a pFET aspect
ratio of (W/L)p = 3. Find VOL for this case.
26. Consider the problem 25. Design a NAND2 gate and a NAND3 gate that both have VOL=0.4V.
The pFET is specified to have an aspect ratio of 2. Then compare the transistor area of the two
gates.
27. A CPU clock Ø has a frequency 2:1 Ghz. What is the period of T?
28. The output of an nFET is used to drive the gate of another nFET. Find the output voltage Vout
when the input voltages a) both 3.3V b) 0.5V and 3.0Vc) 3.3V and 1.8V
29. A full adder accepts inputs a,b and c and calculates the sum bit
s=a
Use the mux based gates to design a circuit with this output
30. Construct an MODL circuit that provides the two outputs
F=a.b G=(a.b).(c+d)
31. Find the CVSL gate for the function table below by constructing an nFET logic tree
f 11010011
c 01010101
b 00110011
a 00001111