0% found this document useful (0 votes)
91 views2 pages

DFT - VLSI Tutorials

The document outlines a structured tutorial on Design for Testability (DFT) in VLSI, covering key topics such as fault models, scan techniques, on-chip clock control, LFSR concepts, and Logic Built-In Self-Test (LBIST). It includes detailed sections on clock architecture, test compression, and response analysis. The tutorial is designed to guide learners through essential DFT concepts in a sequential manner.
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
0% found this document useful (0 votes)
91 views2 pages

DFT - VLSI Tutorials

The document outlines a structured tutorial on Design for Testability (DFT) in VLSI, covering key topics such as fault models, scan techniques, on-chip clock control, LFSR concepts, and Logic Built-In Self-Test (LBIST). It includes detailed sections on clock architecture, test compression, and response analysis. The tutorial is designed to guide learners through essential DFT concepts in a sequential manner.
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
You are on page 1/ 2

22/02/2025, 17:05 DFT – VLSI Tutorials

VLSI Tutorials

DFT

I would suggest you to go through the topics in the sequence shown below –

1. DFT, Scan & ATPG


What is DFT
Fault models
Basics of Scan
2. How test clock is controlled for Scan Operation using On-chip Clock Controller.
Why do we need OCC
How test clock is controlled by OCC
Example of a simple OCC with its systemverilog code
3. How to define a clock architecture for Scan.
How to handle clock mux and clock divider
How to put OCC
4. LFSR and Ring generator concepts (to learn test compression)
Types of LFSR
How to transform a modular type LFSR to Ring generator
5. Logic Built in Self Test (LBIST)
Basics of LBIST
Test Pattern Generator
Phase shifter
How to find seed and degree of LFSR
And a separate page specifically for Response Analyzer(RA) of LBIST
Role of RA
Characteristics of good RA
Aliasing
Probability of Aliasing
LFSR based serial RA
CRC theory
LFSR based parallel RA (or MISR)

https://vlsitutorials.com/dft-tutorials/ 1/2
22/02/2025, 17:05 DFT – VLSI Tutorials

Masking in MISR
6. Test compression which cover topics like –
Basics of test compression and EDT
EDT – Decompressor
EDT – Compactor

VLSI Tutorials / A WordPress.com Website.

https://vlsitutorials.com/dft-tutorials/ 2/2

You might also like

pFad - Phonifier reborn

Pfad - The Proxy pFad of © 2024 Garber Painting. All rights reserved.

Note: This service is not intended for secure transactions such as banking, social media, email, or purchasing. Use at your own risk. We assume no liability whatsoever for broken pages.


Alternative Proxies:

Alternative Proxy

pFad Proxy

pFad v3 Proxy

pFad v4 Proxy