DMG80480F050 01WTCZ03 Datasheet
DMG80480F050 01WTCZ03 Datasheet
DMG80480F050_01WTCZ03
t
en
Features:
um
Based on T5L0, running DGUS II system.
5.0 inch, 800*480 pixels resolution, 16.7M colors, TN-TFT-LCD, normal viewing angle.
oc
LCD and TP optical bonding process, with high structural reliability.
COF structure. The entire core circuit of the smart screen is fixed on the FPC of LCM, featured by light
D
and thin structure, low cost and easy production.
al
50 pins, including IO, UART, CAN, AD and PWM from user CPU core for easy secondary development.
n ic
ch
Te
y
og
n ol
ch
Te
IN
W
D
User interface
t
en
um
oc
D
al
ic
PIN Definition I/O Functional Description
1 +5V I n
Power supply, DC3.6-5.5V.
2 +5V I
ch
3 GND GND
Te
6 AD7 I 5 input ADCs. 12-bit resolution in case of 3.3V power supply. 0-3.3V
y
input voltage. Except for AD6, the rest data is sent to OS core via
7 AD6 I
og
UART3 in real time with 16KHz sampling rate. AD1 and AD5 can be
8 AD5 I used in parallel, and AD3 and AD7 can be used in parallel, which equals
to two 32KHz sampling AD. AD1, AD3, AD5, AD7 can be used in
9 AD3 I parallel, which equals to a 64KHz sampling AD; the data is summed
ol
13 SD_CD IO
14 SD_CK O
IN
17 SD_D1 IO
18 SD_D0 IO
D
19 PWM0 O 2 16-bit PWM output. The external 10K resistor should be pulled down
to the ground to ensure that power-on is low level.
20 PWM1 O The OS core can be controlled in real time via UART3.
23 P3.1/EX1 IO It can be used as an external interrupt 1 input at the same time, and
supports both low voltage level or trailing edge interrupt modes.
24 P3.0/EX0 IO It can be used as an external interrupt 0 input at the same time, and
supports both low voltage level or trailing edge interrupt modes.
25 P2.7 IO IO interface
26 P2.6 IO IO interface
t
en
27 P2.5 IO IO interface
28 P2.4 IO IO interface
um
29 P2.3 IO IO interface
30 P2.2 IO IO interface
oc
31 P2.1 IO IO interface
32 P2.0 IO IO interface
D
33 P1.7 IO IO interface
al
34 P1.6 IO IO interface
ic
35 P1.5 IO IO interface
36 P1.4 IO IO interface
n
ch
37 P1.3 IO IO interface
38 P1.2 IO IO interface
Te
39 P1.1 IO IO interface
40 P1.0 IO IO interface
y
og
41 UART4_TXD O
UART4
42 UART4_RXD I
ol
43 UART5_TXD O
UART5
44 UART5_RXD I
n
45 P0.0 IO IO interface
ch
46 P0.1 IO IO interface
Te
47 CAN_TX O CAN interface (External CAN chip drive is required .See 6 - (6) for circuit
reference)
48 CAN_RX I
IN
49 UART2_TXD O
UART2(UART0 serial port of OS core)
50 UART2_RXD I
W
D
2 Specification Parameters
2.1 Product Parameters
FLASH 8M Bytes
t
en
UI Version TA / DGUSII
um
Power Supply HDL662S adapter board power supply
oc
Dimensions 5.0 inch
D
Resolution 800*480
al
Active Area 108.00mm (W)×64.80mm (H)
Viewing Angle
ic
Normal viewing angle, typical value of 70°/70°/50°/70°(L/R/U/D)
n
ch
>10000 hours (Time of the brightness decaying to 50% on the
Backlight Service Life
condition of continuous working with the maximum brightness)
Te
Brightness 300nit
Brightness Control maximum brightness, flickering may occur and is not recommended to
og
Surface Hardness 6H
IN
Baud Rate User Set(Configure the CFG file) 3150 115200 3225600 bps
t
Input 1 - - 3.3 V
Input
en
Voltage(RXD)
Input 0 0 - 0.5 V
um
UART2: TTL;
Interface UART4: TTL;(Only available after OS configuration)
UART5: TTL;(Only available after OS configuration)
oc
UART2: N81;
Data Format UART4: N81/E81/O81/N82;4 modes (OS configuration)
D
UART5: N81/E81/O81/N82;4 modes (OS configuration)
al
2.3 Electrical specifications
ic
Rated Power <5W n
ch
Operating Voltage 3.6~5.5V, typical value of 5V
Operating Current
150mA VCC=5V, backlight off
y
3 Reliability Test
Before mass production of smart screens, a series of procedural reliability tests need to be conducted according
to actual application requirements and product specification control standards to ensure product quality.
t
Test process: the product was placed on the test bench to perform contact and air discharge in turn of the serial
en
screen iron frame and display area. During the experimental process, it was observed whether the screen is dead,
black, white, splash, or reboot. According to the experiment results, the performance is in line with the criteria
um
GB/T 17626.2 B level and above.
oc
Discharge Type Discharge Value Result
D
Air discharge ±8KV Normal operation
al
3.2 High and Low Temperature Test
ic
Test temperature:-10~60℃
n
Test process: the product will be placed obliquely in the high and low temperature test chamber for 12h for 20 on
ch
and off cycles. Then it will be check at room temperature after power on for the appearance and function, CTP
offset situation, jumping point, page random switching and failure.
Te
Temperature Result
y
4 Debug
It is recommended for new users of DWIN smart LCMs to purchase official accessories. For more details, please
refer to customer service center.
t
en
um
oc
D
al
n ic
ch
Te
y
og
n ol
ch
Te
IN
W
D
Operation steps: open serial assistant - custom function command - set command - send.
For example:
(1)Page switching
Tx:5AA5 07 82 0084 5A01 0008
(2)Standby backlight setting
Tx:5AA5 07 82 0082 64 32 03E8
t
en
um
oc
D
al
n ic
DGUS operation
ch
Te
y
og
n ol
ch
Te
IN
W
D
5 T5L0 ASIC
T5L0 ASIC is a low-power, cost-effective, GUI and application highly integrated single-chip dual-core ASIC
designed by DWIN Technology for small-size LCD and mass produced in 2020.
(1) Mature and stable 8051 core which is the most widely used with the maximum operating frequency of T5L is
t
en
(2) Separate GUI CPU core running DGUS II System:
High-speed display memory, 2.4GB/S bandwidth. 18-bit color display resolution support up to 1024*768
um
oc
2D hardware acceleration and the UI with animation and icons as its main feature is extremely cool and
smooth.
D
Images and icons stored in JPEG format. Adopt Low-cost 16Mbytes SPI Flash.
al
High quality ratio and sound restoration and playback.
ic
128Kbytes variable storage space for exchanging data with OS CPU Core and memory.
n
2 10-bit 800KHz DC/DC controllers simplify LED backlight, analog power design and save cost and space.
ch
Support DGUS development and simulation on PC. Support backend remote upgrade.
Te
(3) Separate CPU (OS CPU) core runs user 8051 code or DWIN OS system and user CPU is omitted in
practical application:
y
Standard 8051 core and instruction set, 64Kbytes code space, 32Kbytes on-chip RAM.
og
64-bit integer mathematical operation unit (MDU), including 64-bit MAC and 64-bit divider.
ol
Built-in software WDT, 3 16-bit Timers, 12 interrupt signals support up to four levels of interrupt nesting.
n
(4) 1Mbytes on-chip Flash with DWIN patent encryption technology ensure code and data security.
Te
(5) Operating temperature ranges from -40℃ to +85℃(IC operating temperature customizable from -55℃ to
IN
105℃).
(6) Low power consumption and strong anti-interference ability. It can work stably on double-sided PCB and
W
(1)22 IOs:
To use output function of IO, you need to open the output control, output strength and peripheral multiplexing
power-on initialization configuration. Subsequent use of IO is consistent with the standard 8051 as follows.
t
#include "sys.h"
en
sbit LED1 = P1^0;
sbit KEY1 = P1^1;
//Pin initialization
void io_init()
um
{
PORTDRV = 0x01;//Driving current is 8mA
P1MDOUT |= 0x01;//Set P1.0 as output to drive LED1 light
P1MDOUT &= 0xFD;//Set P1.1 as input to read the voltage level change of the pin
oc
}
void main(void)
{
D
u16 cnt_1ms;
u16 key1_sta;//Store the voltage level state of the KEY1 pin
sys_init();//System initialization
al
io_init();//Pin initialization
cnt_1ms = 0;
key1_sta = KEY1;
ic
while(1)
{ n
cnt_1ms++;
sys_delay_ms(1);// Delay sub-function, LED1 blinks every 500ms.
ch
if(cnt_1ms==500)
{
LED1 = !LED1;
Te
cnt_1ms = 0;
}
//If the voltage level of the pin has changed, it will be updated in the interface
if(key1_sta!=KEY1)
y
{
key1_sta = KEY1;
og
sys_write_vp(0x1000,(u8*)&key1_sta,1);
}
}
ol
(2)3 UARTs:
n
ch
void main(void)
{
u16 len;
sys_init();//System initialization
IN
(3)1 CAN:
Only the special function registers of the CAN need to be configured as follows.
void CanInit()
{
P0MDOUT = 0x04; //P0.2(CAN_TX) is configured as output
P0 = 0xFF; //Output high voltage level
ADR_H = 0xFF; //Configuring DGUS variable memory addresses
ADR_M = 0x00;
t
ADR_L = 0x60;
en
ADR_INC = 1; //Configure address increments
RAMMODE = 0x8F; //Write mode
while(!APP_ACK); //Waiting for confirmation,Among answers of Hardware to 8051 occupied variable memory request,
1=OK and 0=BUSY, which need to continue to wait.
um
DATA3 = 0x1A; //Variable memory address 0xFF:0060 assignment
DATA2 = 0x17;
DATA1 = 0x0F;
DATA0 = 0;
oc
APP_EN = 1;
while(APP_EN); //Wait for the data operation to be completed, and reset after the operation is completed
DATA3 = 0; //Acceptance register 0xFF:0061 assignment reset
D
DATA2 = 0;
DATA1 = 0;
DATA0 = 0;
al
APP_EN = 1;
while(APP_EN); //Wait for the data operation to be completed, and reset after the operation is completed
DATA3 = 0xFF; //Acceptance Mask Register 0xFF:0062 all set to 1, and no acceptance of reception
ic
DATA2 = 0xFF;
DATA1 = 0xFF; n
DATA0 = 0xFF;
APP_EN = 1;
ch
while(APP_EN); //Wait for the data operation to be completed, and reset after the operation is completed
RAMMODE = 0; //Terminate access to DGUS variable memory
CAN_CR = 0xA0; //Open CAN and configure FF0060-FF0062
Te
Only the special function registers of the A/Ds need to be configured as follows.
n
ch
#include "sys.h"
#include "adc.h"
void main(void)
{
Te
u16 ad;
float vol;
sys_init();//System initialization
while(1)
IN
{
ad = adc_read_avg(ADC_CHANNEL0,10);//1.Read the ad value of channel 0
vol = ad*(3300.0f/4095);//2.Calculate the voltage in mV
W
Only need to configure the frequency and duty cycle of PWM as follows.
void Pwm_0()
{
u8 i=0;
u8 temp[6]={0xAA,0x20,0x42,0x56,0x78,0};//Set the pwm_0 duty cycle to 100%
Write_Dgus(0x87,0x2042);//Configure the frequency100khz
Write_Dgus(0x86,0x5A01);//
t
for(i=0;i<5;i++) //Checksum
en
temp[5]+=temp[i];
for(i=0;i<6;i++)//Configure the duty cycle
OneSendData3(temp[i]);
um
}
oc
D
al
n ic
ch
Te
y
og
n ol
ch
Te
IN
W
D
Dimension
Packing Capacity
t
en
Model Size Layer Quantity/Layer Quantity(Pcs)
um
Carton1: 220mm(L)×160mm(W)×47mm(H) 1 2 2
Carton2: 250mm(L)×200mm(W)×80mm(H) 1 8 8
oc
Carton3: 320mm(L)×270mm(W)×80mm(H) 1 12 12
D
Carton4: 450mm(L)×420mm(W)×300mm(H) - - 60
al
Disclaimer: The product design is subject to alternation and improvement without prior notice.
n ic
ch
Te
y
og
n ol
ch
Te
IN
W
D
t
en
um
oc
D
al
n ic
ch
Te
y
og
n ol
ch
Te
IN
W
D
8 Revision records
t
en
Please contact us if you have any questions about the use of this document or our products, or if you would like to
um
know the latest information about our products:
oc
Customer service email: dwinhmi@dwin.com.cn
D
Thank you all for continuous support of DWIN, and your approval is the driving force of our progress!
al
n ic
ch
Te
y
og
n ol
ch
Te
IN
W
D
Important Disclaimer
DWIN reserves the right to make any changes to product designs without prior notice.
Customers should ensure strictly adhering to all the relevant standards and requirements during the
product application process, including but not limited to functional safety, information security, and regulatory
provisions.
DWIN shall not bear any joint and several liability for any consequences that may arise from customers'
t
en
adoption of DWIN products. In particular, for risks that may lead to significant property losses, environmental
hazards, personal injury, or even death, especially in high-risk application areas such as military applications,
um
flammable and explosive places, and life-saving medical equipment, customers should independently assess
the risks and take corresponding preventive and protective measures. DWIN shall not bear any relevant
oc
responsibility.
D
al
n ic
ch
Te
y
og
n ol
ch
Te
IN
W
D