Basic Electrical Properties
Basic Electrical Properties
Bi-CMOS Inverters
MOS Characteristics
MOS – majority carrier device
Carriers: e-- in nMOS, holes in pMOS
Vt – channel threshold voltage
(cuts off for voltages < Vt)
Materials and Dopants
Permittivity of SiO2
L SiO2 gate oxide
n+ n+ (good insulator, ox = 3.9)
OX p-type body
Carrier mobility
nMOS Cutoff
No channel
Ids = 0
Vgs = 0 Vgd
+ g +
- -
s d
n+ n+
p-type body
b
nMOS Linear
Channel forms
Vgs > Vt
Current flows from d to s + g +
Vgd = Vgs
- -
s d
e- from s to d Vds = 0
n+ n+
n+ n+
Vds > Vgs-Vt
p-type body
b
Drain to source current Ids Vs Voltage
Vds relationships
Vds L2
v sd
L Vds
The Non saturated region
Charge induced in channel due to gate voltage is due to
the voltage difference between the gate and the channel.
The voltage along the channel varies linearly with distance
x from the source due to the IR drop in the channel and
assuming that the device is not saturated then the average
value is Vds/2.
Vgs Vt Vds / 2
E g Where D is
D oxide thickness
MOS transistor Threshold voltage Vt
The gate structure of a MOS transistor consists, of charges
stored in the dielectric layers and in the surface to surface
interfaces as well as in the substrate itself.
Switching an enhancement mode MOS transistor from the off to
the on state consists in applying sufficient gate voltage to
neutralize these charges and enable the underlying silicon to
undergo an inversion due to the electric field from the gate.
Switching a depletion mode NMOS transistor from the on to the
off state consists of applying enough voltage to the gate to add
to the stored charge and invert the n implant region to p.
The Threshold voltage Vt
QB Qss
Vt ms 2 fN
Co
QB is the charge per unit area in the depletion layer beneath the
oxide
QSS charge density at Si:SiO2 interface
Co is the capacitance per unit area
Φms is work function difference between gate and Si.
ΦfN is Fermilevel potential between inverted surface and bulk Si.
The Threshold voltage Vt
QB 2 o si qN (2 fN VSB )columb/m2
Qss (1.5to8) x10 8 columb/m2
øfN = (kT/q) ln (N/ni ) volts
The Threshold voltage Vt - Body Effect
Change in Vt is given by
V (V )1 / 2
t SB
where is a constant which depends on substrate
doping so that the more lightly doped the substrate,
the smaller will be the body effect.
MOS transistor figure of merit ω0
gm 1
0 2 Vgs Vt
Cg L sd
A fast circuit requires that gm be as high as possible.
Latch Up in CMOS
Latch-up is a condition in which the parasitic components
give rise to the establishment of low-resistance conducting
paths between VDD and VSS disastrous results.
0 1
Vdd Basic Inverter: Transistor with source
connected to ground and a load resistor
connected from the drain to the positive
R Pull-Up Supply rail.
Vo Output is taken from the drain and the
input applied between gate and ground.
Vin
Resistors are not easily formed on silicon
Pull-Down - they occupy too much area
Vss Transistors can be used as the pull-up
device .
NMOS Inverter
Vdd
Pull-Up
With no current drawn from
Vout outputs, Ids for both transistors is
equal
Vin
Pull-Down
Vss
NMOS inverter transfer characteristic
required.
Complimentary Transistor Pull – Up (CMOS)
P on N on
Vin N off P off
Vo Both On
Vin
Logic 0 Logic 1
1: Logic 0 : p on ; n off
5: Logic 1: p off ; n on